



# CMX90A003 1W 860 – 960MHz Power Amplifier

### **Description**

The CMX90A003 is a two-stage, fully matched MMIC PA delivering +29.5 dBm of saturated output power for use in the 860 – 960 MHz frequency range, applicable to license-free bands.

The device is optimised for efficiency at low collector voltages of 1.9 - 2.5 V, making it suitable for systems with supercapacitor backup storage, thus extending the discharge period or battery life.

CMX90A003 is highly integrated for ease of use, minimising external component count and reducing board area. RF input and output matching are incorporated on-chip, as well as active bias circuitry and input DC-blocking capacitor.

Using advanced GaAs HBT technology to provide a combination of high efficiency and gain, the CMX90A003 is ideally suited as a booster PA to extend the wireless range of sub-1 GHz lowpower RF transceivers.

## **Applications**

- Automatic meter readers (AMR)
- Wireless sensor networks (WSN)
- Smart meters
- Wireless modules
- Range extender
- Internet of Things (IoT)
- 868 / 915 MHz ISM
- Supercapacitor backup systems



4x4mm VQFN-16 Package

### **Product Features**

- Frequency range 860 960 MHz
- Low supply voltage 1.9 3.0 V
- Output power 29.5 dBm @ 2.5 V
- Input and output matched to 50  $\Omega$
- Small signal gain 30 dB
- High PAE of 49%
- Shut-down and output power control

### **Block Diagram**



## **Ordering Information**

| Part Number      | Description                |
|------------------|----------------------------|
| CMX90A003Q7-R710 | 7" Reel with 1,000 pieces  |
| CMX90A003Q7-R350 | 13" Reel with 5,000 pieces |
| EV90A003         | Evaluation board           |

© 2024 cmlmicro.com

### **Absolute Maximum Ratings**

| Rating                                     |
|--------------------------------------------|
| +13 dBm                                    |
| +4 V                                       |
| 2.88W @Tc = 85°C                           |
| -40 to +85 °C                              |
| 160 °C (MTTF = 10^6 hours)                 |
| -40 to +125 °C                             |
| HBM 250 V (Class 1A); CDM 250 V (Class C1) |
| Level 3                                    |
|                                            |

Exceeding the maximum ratings may result in damage or reduced device reliability.

# **Thermal Characteristics**

| Parameter                | Rating  |
|--------------------------|---------|
| Thermal Resistance (Rjc) | 26 °C/W |

Thermal resistance is junction-to-case, where case refers to the exposed die pad on the backside which is in contact with the board.

# **Recommended Operating Conditions**

| Parameter                        | Min | Тур  | Max | Units |
|----------------------------------|-----|------|-----|-------|
| <b>Operating Frequency Range</b> | 860 |      | 960 | MHz   |
| Quiescent Current (Icq)          |     | 70   |     | mA    |
| Case Temperature (Tc)            | -40 |      | +85 | °C    |
| Device Voltage (Vcc1, Vcc2)      | 1.9 | 2.5  | 3.0 | V     |
| Bias Voltage (Vbias1, Vbias2)    | 1.9 | 3.3  |     | V     |
| Current into Vref1               |     | 2.75 | 5   | mA    |
| Current into Vref2               |     | 2.85 | 5   | mA    |
|                                  |     |      |     |       |

The device will be tested under certain conditions, but performance is not guaranteed over the full range of recommended operating conditions.

## **ESD Caution**



CMX90A003 incorporates ESD protection circuitry however ESD precautions are strongly recommended for handling and assembly. Ensure that devices are protected from ESD in antistatic bags or carriers when being transported. Personal grounding is to be worn at all times when handling these devices.

## **RoHS Compliance**



All devices supplied by CML Microcircuits are compliant with RoHS directive (2011/65/EU), containing less than the permitted levels of hazardous substances.

# **Electrical Specification**

Measured result on the EV90A003 EVB will include losses in the PCB tracking and DC blocking capacitor (typically 0.2 dB output loss from device to output connector).

| $Zo = 50 \Omega$ , Vcc = +2.5 V, | , Vbias = +3.3 V, Vref = +3.3 V, | Pin = +2 dBm, Ta = +25 °C | (unless otherwise noted) |
|----------------------------------|----------------------------------|---------------------------|--------------------------|
|----------------------------------|----------------------------------|---------------------------|--------------------------|

| Parameter                 | Conditions                                                 | Min     | Тур                               | Max    | Units |
|---------------------------|------------------------------------------------------------|---------|-----------------------------------|--------|-------|
| Frequency                 |                                                            | 860     |                                   | 960    | MHz   |
| Psat                      |                                                            |         | 29.5                              |        | dBm   |
| Small Signal Gain         | Pin = -20dBm                                               |         | 30                                |        | dB    |
| PAE                       | 915MHz                                                     |         | 49                                |        | %     |
| Current Consumption (Icc) | 915MHz                                                     |         | 0.7                               |        | А     |
| Input Return Loss         | Pin = -20dBm                                               |         | -10                               |        | dB    |
| Output Return Loss        | Pin = -20dBm                                               |         | -7                                |        | dB    |
| 2Fo                       |                                                            |         | -27                               |        | dBc   |
| 3Fo                       |                                                            | -43     |                                   |        | dBc   |
| Ruggedness                | Output VSWR = 5:1, all phase angles at 3.0 V               | permane | ice dama<br>ent perfo<br>gradatio | rmance |       |
| Stability                 | Output VSWR = 5:1, all phase angles at 3.0 V               | •       | rious emi<br>observed             | ssions |       |
| Quiescent Current (Icq)   | RF off                                                     |         | 70                                |        | mA    |
| Standby Current           | Vcc current in standby mode, RF off                        |         | 5                                 |        | μΑ    |
| Vbias1, 2                 | Supply voltage for active bias circuitry                   |         | 3.3                               |        | V     |
| Vbias Current             | Vbias 1 & 2 total current. RFin = +2 dBm                   | 8       |                                   |        | mA    |
| Vctrl1, 2                 | Vref pins require external 270R series resistors           | 3.3     |                                   | V      |       |
| Vctrl1, 2 (Standby)       | PA placed into standby mode                                | 0       |                                   | 1.5    | V     |
| Vctrl Current             | Vctrl 1 & 2 total current. RFin = +2 dBm                   |         | 5.6                               |        | mA    |
| Output Power Control      | Vref can be used to ramp between min and max output power. | 70      |                                   | dB     |       |
| Turn-On Time              | Vref = 0 V to 3.3 V                                        |         | 600                               |        | ns    |
| Turn-Off Time             | Vref = 3.3 V to 0 V                                        |         | 60                                |        | ns    |

## **Pin Assignments**



**Top View** 

| Pin     | Name   | Description                                                                                                                         |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NC     | Connect to GND                                                                                                                      |
| 2       | RFin   | RF input. Internally matched to 50 $\Omega$ with integrated DC-blocking capacitor.                                                  |
| 3       | NC     | Connect to GND                                                                                                                      |
| 4       | NC     | Connect to GND                                                                                                                      |
| 5       | Vref1  | Sets bias current to driver stage. Regulated voltage and external series resistor required. Also used for on/off and power control. |
| 6       | Vbias1 | Supplies base current to driver stage                                                                                               |
| 7       | Vbias2 | Supplies base current to final stage                                                                                                |
| 8       | Vref2  | Sets bias current to final stage. Regulated voltage and external series resistor required. Also used for on/off and power control.  |
| 9       | NC     | Connect to GND                                                                                                                      |
| 10      | NC     | Connect to GND                                                                                                                      |
| 11      | RFout  | RF output. Internally matched to 50 $\Omega$ . External DC-blocking capacitor required.                                             |
| 12      | NC     | Connect to GND                                                                                                                      |
| 13      | Vcc2b  | Collector supply to final stage                                                                                                     |
| 14      | Vcc2a  | Collector supply to final stage                                                                                                     |
| 15      | GND    | Connect to GND                                                                                                                      |
| 16      | Vcc1   | Collector supply to driver stage with integrated RF choke                                                                           |
| Die pad | GND    | DC and RF ground. Exposed die pad must be connected to GND.                                                                         |

### Notes

CML recommends that all no connect (NC) pins are connected to ground.

The bottom exposed die pad must be connected to the ground plane on the board, note guidance given in the application information section.

## **Typical Performance**

The following plots show typical performance characteristics of CMX90A003 measured on the evaluation board (Part Number EV90A003). The measurements include input and output circuit losses associated with the evaluation board.

### Test conditions unless otherwise noted:-

Vcc = +2.5 V, Vbias = Vctrl = +3.3 V, Ta = +25 °C, Zo = 50  $\Omega$ 



Figure 1: Output Power v Input Power



Figure 2: PAE v Input Power



Figure 3: Gain v Input Power

Vcc = 2.5 V, Vbias = 3.3 V, Vctrl = 3.3 V, Zo = 50  $\Omega$ 



Figure 4: Output Power (+2 dBm Pin)



#### Figure 6: PAE (+2 dBm Pin)



Figure 8: 2<sup>nd</sup> Harmonic (+2 dBm Pin)



Figure 10: 3<sup>rd</sup> Harmonic (+2 dBm Pin)





Figure 5: Output Power (+2 dBm Pin)



Figure 7: PAE (+2 dBm Pin)



Figure 9: 2nd Harmonic (+2 dBm Pin)



Figure 11: 3<sup>rd</sup> Harmonic (+2 dBm Pin)

Vcc = 2.5 V, Vbias = 3.3 V, Vctrl = 3.3 V, Zo = 50  $\Omega$ 



Figure 12: Input Return Loss (+2 dBm Pin)



Figure 14: Input Return Loss (-20 dBm Pin)



Figure 16: Gain (-20 dBm Pin)

Ta = 25°C, Vbias = 3.3 V, Vctrl = 3.3 V, Zo = 50  $\Omega$ 







Figure 15: Input Return Loss (-20 dBm Pin)



Figure 17: Gain (-20 dBm Pin)

Vcc = 2.5 V, Vbias = 3.3 V, Vctrl = 3.3 V, Zo = 50  $\Omega$ 







#### Figure 20: Ibias (+2 dBm Pin)



Figure 22: Ictrl (+2 dBm Pin)



Figure 24: Quiescent Currents





Figure 19: Icc (+2 dBm Pin)



Figure 21: Ibias (+2 dBm Pin)



Figure 23: Ictrl (+2 dBm Pin)



Figure 25: Quiescent Currents

Vcc = 2.5 V, Vbias = 3.3 V, Vctrl = 3.3 V, Ta = 25 °C, Pin = -20 dBm, Zo = 50  $\Omega$ 



Figure 26: Input Return Loss (S11)



Figure 28: Reverse Isolation (S12)







Figure 29: Output Return Loss (S22)

# **Application Information**

### Schematic Diagram



Figure 30: EV90A003 Schematic

### Bill Of Materials (BOM)

| Reference<br>Designator | Value  | Size | Description    |
|-------------------------|--------|------|----------------|
| C1                      | 10 uF  | 0603 | 10V, +/-10 %   |
| C2                      | 47 pF  | 0402 | 25V, +/-5 %    |
| C3                      | 10 nF  | 0402 | 16V, +/-10 %   |
| C4                      | DNF    |      |                |
| C5                      | DNF    |      |                |
| C6                      | DNF    |      |                |
| C7                      | 100 pF | 0402 | 25V, +/-5%     |
| C8                      | 10 nF  | 0402 | 16V, +/-10 %   |
| C10                     | 1 uF   | 0402 | 10V, +/-10%    |
| C11                     | DNF    |      |                |
| C13                     | 10 nF  | 0402 | 16V, +/-10 %   |
| C14                     | 10 nF  | 0402 | 16V, +/-10 %   |
| L1                      | 33 nH  | 0603 | 5 %            |
| R1                      | 0 R    | 0603 | 0.063 W, +/-1% |
| R2                      | 270 R  | 0603 | 0.063 W, +/-1% |
| R3                      | 270 R  | 0603 | 0.063 W, +/-1% |
| R6                      | DNF    |      |                |
| R7                      | OR     | 0603 | 0.063 W, +/-1% |
| R9                      | OR     | 0603 | 0.063 W, +/-1% |
| R10                     | DNF    |      |                |
| R11                     | DNF    |      |                |

Notes

- DNF = Do not fit component
- The recommended manufacturer for the inductor (L1) is Coilcraft, manufacturer part # 0603AF-33NXJE.

#### PCB Layout

Careful layout of the printed circuit board (PCB) is essential for optimum RF and thermal performance. The recommended layout, including ground via pattern underneath the device, may be taken from the evaluation board (Part Number EV90A003). See following section for recommendations on best thermal design.

The PCB consists of four layer FR-4 with a total thickness of 1.6 mm (Figure 31) and the EV90A003 PCB (Figure 32) is 50 mm x 50 mm. The microstrip RF input and output width is 0.35 mm.



Figure 31: EV90A003 PCB Layer Stack



Figure 32: EV90A003 PCB Top Layer View

#### Thermal Design

The primary RF/DC ground and thermal path is via the exposed die pad on the backside of the package, which must be connected to the PCB ground plane. An array of plated through-hole vias directly underneath the die pad area is essential to conduct heat away and minimise ground inductance. A typical solution should have 9 grounding vias connecting the top layer to the bottom layer, with inner diameter of 0.2 mm (and 0.025 mm plating) on 0.875 mm grid pattern. The vias do not need to be filled. The PCB layout should provide a thermal radiator appropriate for the intended operation, adding as much copper to inner and outer layers as possible to avoid excessive junction temperature.

Device junction temperature (Tj) can be calculated using Tj = Tc + (Pdiss x Rjc) where Pdiss = Pdc + Pin - Pout and Tc is the case temperature on the backside of the package (die pad) in contact with the PCB.

A heatsink should be used if the thermal performance of the PCB layout is not adequate and particularly if the user is running the device continuous at Psat. The heatsink should be attached to the rear of the PCB using mounting screws positioned close to the device to ensure good contact with the ground via pattern. The backside of the PCB is clear of solder resist to enable a heatsink to be applied.

A low inductance connection as described between the central ground pad and the board RF ground plane prevents unwanted gain peaking and instability due to internal ground path feedback.

#### **Vref Pins**

The quiescent bias current of each stage is proportional to the current into the associated Vref pin. This current is set by a series resistor from the Vctrl regulated supply. These resistors are 270  $\Omega$  on the EV90A003, resulting in the following currents:

Current into Vref1 = (Vctrl1 - 2.41) / (270 + 54.0) = 2.75mA (with Vctrl1 = 3.3V) Current into Vref2 = (Vctrl2 - 2.41) / (270 + 42.5) = 2.85mA (with Vctrl2 = 3.3V)

These bias points have been selected for optimum PA efficiency. It is possible to achieve these same currents from higher or lower Vctrl supplies by appropriate selection of the series resistors. To ensure correct bias circuit operation the current into either Vref1 or Vref2 should not exceed 5mA.

The device can be placed into standby mode when not in use by setting Vctrl low (<1.5V) to disable the bias circuits. Vctrl can also be used to ramp the CMX90A003 output power up or down to support burst signals and TDD systems. By varying Vref between 1.5 V and 2.5 V (typ.) the output power can be adjusted by more than >65 dB (Figure 33). Controlling each Vctrl input separately contributes approximately half of the total control range.



Figure 33: Vctrl Power Control

### Vbias Pins

The Vbias pins provide the supply to the bias circuits and the associated base current to the two amplifier stages. To consolidate power supplies the Vbias pins can be connected to Vcc without affecting the performance of the device. The output power performance with Vbias connected to Vcc is compared with Vbias connected to a fixed 3.3V supply.



Figure 34: Output Power (Vbias = Vcc)

#### **Evaluation Board and Bias Procedure**

Ensure an adequately rated attenuator is placed between the output of the amplifier (RFout) and 50  $\Omega$  RF test equipment. The amplifier RFin should be connected to a signal generator with RF off. A dual power supply will be needed, with output of +2.5 V @ 2 A for the collector voltage (Vcc) and +3.3 V @ 100 mA for the bias circuitry (Vbias and Vref). Use good quality cables to minimise any voltage drop between the PSU and evaluation board. Connect the power supply with RF off and ensure that the evaluation board consumes the correct quiescent current (Icq). Although it is good practice to enable the Vcc supply before the bias circuitry, in general, power supply sequencing is not necessary. If the quiescent current is correct, enable the RF signal with a low level RFin = -30 dBm to begin with to ensure the device is not overdriven. Ensure the test signal is within the recommended frequency range of the device and that the output signal measured on the test equipment complies with small signal gain, before continuing with any further tests.



Figure 35: Standard Power Supply Connections



Figure 36: Alternative Power Supply Connections with Vbias = Vcc

## Package Outline

16-lead 4x4mm VQFN Package (Q7)



Depending on the method of lead termination at the edge of the package, pull back (L1) may be present. L minus L1 to be equal to, or greater than 0.3mm

The underside of the package has an exposed metal pad which should be soldered to the pcb to enhance the thermal conductivity and mechanical strength of the package fixing. Where advised, an electrical connection to this metal pad may also be required

## Package Marking

Pin 1 indicator (dot) and 3 rows of text for device identification.

• CMX90 A003Q7 <batch code> Line 1: CMX90 SµRF series Line 2: 6-character part code

Line 3: Batch code

© 2024 cmlmicro.com

## **Revision History**

| Issue | Description                                        | Date           |
|-------|----------------------------------------------------|----------------|
| 4     | Updated package drawing<br>Minor editorial changes | November 2024  |
| 3     | Change of product codes for ordering               | September 2022 |
| 2     | First public release                               | March 2021     |
| 1     | Advance Information                                | March 2021     |

## **Contact Information**

Although the information contained in this document is believed to be accurate, no responsibility is assumed by CML for its use. The product and product information is subject to change at any time without notice. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with product specification.

Contact information

For further information please contact your local CML sales representative. Contact details can be found at <u>www.cmlmicro.com</u>